An Energy Efficient Register File Architecture for VLIW Streaming Processors on FPGAs

dc.contributor.authorVaidya, Pranav S.
dc.contributor.authorYadav, Avinash
dc.contributor.authorSurya, Linknath
dc.contributor.authorLee, John J.
dc.contributor.departmentElectrical and Computer Engineering, School of Engineering and Technologyen_US
dc.date.accessioned2020-12-11T20:23:05Z
dc.date.available2020-12-11T20:23:05Z
dc.date.issued2019-12
dc.description.abstractThe design of a register file with large scalability, high bandwidth, and energy efficiency is the major issue in the execution of streaming Very Long Instruction Word (VLIW) processors on Field Programmable Gate Arrays (FPGA's). This problem arises due to the fact that accessing multi-ported register files that can use optimized on-chip memory resources as well as enabling the maximum sharing of register operands are difficult provided that FPGA's on-chip memory resources only support up to two ports. To handle this issue, an Inverted Distributed Register File (IDRF) architecture is proposed in this article. This new IDRF is compared with the existing Central Register File (CRF) and the Distributed Register File (DRF) architectures on parameters such as kernel performance, circuit area, access delay, dynamic power, and energy. Experimental results show that IDRF matches the kernel performance with the CRF architecture but 10.4% improvement in kernel performance as compared to DRF architecture. Similar experimental results related to the circuit area, dynamic power, and energy are discussed in this article.en_US
dc.eprint.versionFinal published versionen_US
dc.identifier.citationVaidya, P.S., Yadav, A., Surya, L., Lee, J.J. (2019). An Energy Efficient Register File Architecture for VLIW Streaming Processors on FPGAs. IJEAT. 9(1S3). https://doi.org/10.35940/ijeat.A1003.1291S319en_US
dc.identifier.urihttps://hdl.handle.net/1805/24596
dc.language.isoenen_US
dc.relation.isversionof10.35940/ijeat.A1003.1291S319en_US
dc.relation.journalIJEATen_US
dc.rightsAttribution-NonCommercial-NoDerivatives 4.0 International*
dc.rights.urihttp://creativecommons.org/licenses/by-nc-nd/4.0/*
dc.sourcePublisheren_US
dc.subjectinverted distributed register file architectureen_US
dc.subjectVLIW streaming multiprocessoren_US
dc.subjectFPGAen_US
dc.titleAn Energy Efficient Register File Architecture for VLIW Streaming Processors on FPGAsen_US
dc.typeArticleen_US
Files
Original bundle
Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
Vaidya_2019_energy.pdf
Size:
674.94 KB
Format:
Adobe Portable Document Format
Description:
License bundle
Now showing 1 - 1 of 1
No Thumbnail Available
Name:
license.txt
Size:
1.99 KB
Format:
Item-specific license agreed upon to submission
Description: